

# Lab 1: RTL Design of RGB to YUV

#### **Design Flow**



#### Basic Design Flow



#### VLSI Design Flow in SoC Era

#### Traditional ASIC and FPGA Design Flow



# Color Space Conversion

$$\begin{bmatrix} Y \\ C_b \\ C_r \end{bmatrix} = \begin{bmatrix} 0.299000 & 0.587000 & 0.114000 \\ -0.168736 & -0.331264 & 0.500002 \\ 0.500000 & -0.418688 & -0.081312 \end{bmatrix} \begin{bmatrix} R \\ G \\ B \end{bmatrix} + \begin{bmatrix} 0 \\ 128 \\ 128 \end{bmatrix}$$

(a) translate from RGB to  $YC_{b}C_{r}$ 

$$\begin{bmatrix} R \\ G \\ B \end{bmatrix} = \begin{bmatrix} 1.0 & 0.0 & 1.40210 \\ 1.0 & -0.34414 & -0.71414 \\ 1.0 & 1.77180 & 0.0 \end{bmatrix} \begin{bmatrix} Y \\ C_b - 128 \\ C_r - 128 \end{bmatrix}$$

(b) translate from  $YC_bC_r$  to RGB

### **RGB** to **YUV** (1/3)

#### Design a RGB to YUV circuit

- ◆ Y: Luminance (明亮度)
- ◆ U and V: Chrominance(色度)

$$Y = 0.299 \times R + 0.587 \times G + 0.114 \times B$$
  $Y \in [0, 255]$   
 $U = -0.169 \times R - 0.331 \times G + 0.5 \times B + 128$   $U \in [0, 255]$   
 $V = 0.5 \times R - 0.419 \times G - 0.081 \times B + 128$   $V \in [0, 255]$ 

# **RGB** to YUV (2/3)

Original RGB image





Y (graylevel)





V

U

#### **RGB** to **YUV** (3/3)

$$Y = 0.299 \times R + 0.587 \times G + 0.114 \times B$$
  
 $U = -0.169 \times R - 0.331 \times G + 0.5 \times B + 128$   
 $V = 0.5 \times R - 0.419 \times G - 0.081 \times B + 128$ 

$$Y \in [0, 255]$$

$$U \in [0, 255]$$

$$V \in [0, 255]$$

#### two's complement







#### **High-level Transformations**

$$Y = 0.299 \times R + 0.587 \times G + 0.114 \times B$$
  $Y \in [0, 255]$   
 $U = (-0.169) \times R + (-0.331) \times G + 0.5 \times B + 128$   $U \in [0, 255]$   
 $V = 0.5 \times R + (-0.419) \times G + (-0.081) \times B + 128$   $V \in [0, 255]$ 

#### two's complement







### Scheduling of RGB to YUV

**Resource constraint:** 





#### **Datapath**



#### **ROM**

| value  |
|--------|
| 0.299  |
| 0.587  |
| -0.169 |
| -0.331 |
| 0.5    |
| -0.419 |
| -0.081 |
| 0.114  |
|        |

## STG and State Table (1/2)



| Present | Input     | Next<br>State | Control Signals |    |    |    |    |    |     |      |
|---------|-----------|---------------|-----------------|----|----|----|----|----|-----|------|
| State   |           |               | r1              | r2 | r3 | r4 | r5 | r6 | ROM | done |
| 80      | Start = 0 | S0            | 1               | 1  | 1  | 0  | 0  | 0  | -   | 0    |
| S0      | Start = 1 | S1            | I               |    |    |    |    |    |     |      |
| S1      | 1         | S2            | 0               | 0  | 0  | 1  | 0  | 0  | 000 | 0    |
| S2      | -         | S3            | 0               | 0  | 0  | 0  | 1  | 0  | 001 | 0    |
| S3      | 1         | S4            | 0               | 0  | 0  | 1  | 1  | 0  | 010 | 0    |
| S4      | -         | S5            | 0               | 0  | 0  | 0  | 0  | 1  | 011 | 0    |
| S5      | 1         | S6            | 0               | 0  | 0  | 0  | 1  | 1  | 100 | 0    |
| S6      | -         | S7            | 1               | 0  | 0  | 0  | 1  | 0  | 100 | 0    |
| S7      | -         | S8            | 1               | 1  | 0  | 0  | 0  | 0  | 101 | 0    |
| S8      | -         | S9            | 0               | 1  | 0  | 0  | 1  | 0  | 110 | 0    |
| S9      | -         | S10           | 0               | 1  | 1  | 0  | 0  | 0  | 111 | 0    |
| S10     | -         | S11           | 0               | 1  | 0  | 0  | 0  | 0  | -   | 0    |
| S11     | -         | S0            | 0               | 0  | 1  | 0  | 0  | 0  | -   | 1    |

## STG and State Table (2/2)

| Present | Input     | Next<br>State | Control Signals |    |    |    |    |    |    |    |    |
|---------|-----------|---------------|-----------------|----|----|----|----|----|----|----|----|
| State   | ·         |               | M1              | M2 | МЗ | M4 | M5 | M6 | M7 | M8 | М9 |
| C0      | Start = 0 | S0            |                 |    | -  | 0  | 00 | 0  | -  | -  | -  |
| S0      | Start = 1 | S1            | ] -             | -  |    |    |    |    |    |    |    |
| S1      | -         | S2            | 10              | -  | -  | -  | -  | -  | 0  | -  | -  |
| S2      | -         | S3            | 01              | -  | -  | -  | -  | -  | -  | 0  | -  |
| S3      | -         | S4            | 10              | 10 | 11 | -  | -  | -  | 1  | 0  | -  |
| S4      | -         | S5            | 01              | -  | -  | -  | -  | -  | -  | -  | 0  |
| S5      | -         | S6            | 00              | 01 | 00 | -  | -  | -  | -  | 0  | 1  |
| S6      | -         | S7            | 10              | 00 | 11 | 1  | -  | -  | -  | 0  | -  |
| S7      | -         | S8            | 01              | 11 | 00 | 1  | 01 | -  | -  | -  | -  |
| S8      | -         | S9            | 00              | 01 | 10 | -  | 01 | -  | -  | 1  | -  |
| S9      | -         | S10           | 00              | 00 | 10 | -  | 01 | 1  | -  | -  | -  |
| S10     | -         | S11           | -               | 10 | 10 | -  | 10 | -  | -  | -  | -  |
| S11     | -         | S0            | -               | 01 | 01 | -  | -  | 1  | -  | -  | -  |

#### Verilog of RGB to YUV (1/8)

`define bits 9 Multipliper.v

```
module Mul(A, B, Mul);
 input signed ['bits-1:0] A, B;
 output ['bits-1:0] Mul;
 wire s;
 wire [7:0] N;
 assign \{s, Mul, N\} = A * B;
endmodule
                          Add.v
module Add(A, B, Add);
 input signed ['bits-1:0] A, B;
 output [`bits-1:0] Add;
 assign Add = A + B;
endmodule
```



#### Verilog of RGB to YUV (2/8)

```
`define bits 9 MUX4.v
                                       `define bits 9 MUX3.v
module MUX4 (
                                       module MUX3 (
 input ['bits-1:0] A, B, C, D,
                                        input ['bits-1:0] A, B, C,
                                        input [1:0] S,
 input [1:0] S,
 output reg ['bits-1:0] Y
                                        output reg ['bits-1:0] Y
 );
                                        );
 always @(*) begin
                                        always @(*) begin
  case (S)
                                         case (S)
    2'b00: Y = A;
                                          2'b00: Y = A;
    2'b01: Y = B;
                                          2'b01: Y = B;
    2'b10: Y = C;
                                          2'b10: Y = C;
    2'b11: Y = D;
                                          default : Y = A;
  endcase
                                         endcase
                                        end
 end
endmodule
                                       endmodule
```

### Verilog of RGB to YUV (3/8)

`define bits 9 Register.v module Register ( input ['bits-1:0] D, input reset, clk, load, output reg ['bits-1:0] Q **)**; always @(posedge clk or negedge reset) begin if(!reset)  $Q \le 9'b0;$ else if(load)  $Q \leq D$ ; end endmodule

#### Verilog of RGB to YUV (4/8)

```
module ROM (clk, addr, data); ROM.v
 input
          clk;
 input [2:0] addr;
 output reg [8:0] data;
 always @(*)
 begin
     case(addr)
       3'b000: data <= 9'b001001100;
       3'b001: data <= 9'b010010110;
       3'b010: data <= 9'b111010101;
       3'b011: data <= 9'b110101100;
       3'b100: data <= ...;
     endcase
  end
endmodule
```

#### **ROM**

| address | value  |
|---------|--------|
| 000     | 0.299  |
| 001     | 0.587  |
| 010     | -0.169 |
| 011     | -0.331 |
| 100     | 0.5    |
| 101     | -0.419 |
| 110     | -0.081 |
| 111     | 0.114  |
|         |        |

### Verilog of RGB to YUV (5/8)

`timescale 1ns/1ps `define bits 9

endmodule

#### Datapath.v

```
module Datapath (inportR, inportG, inportB, control, clk, rst_n, outportY, outportU, outportV, done);
 input ['bits-1:0] inportR, inportG, inportB;
 input [21:0] control:
 input clk, rst n, done;
 output ['bits-1:0] outportY, outportU, outportV;
 wire [`bits-1:0] M1_OUT, M2_OUT, M3_OUT, M4_OUT, M5_OUT, M6_OUT, M7_OUT;
 wire ['bits-1:0] M8 OUT, M9 OUT, Fadd, Fmul, R1, R2, R3, R4, R5, R6, data;
 Register r1(.D(M4 OUT), .reset(rst n), .clk(clk), .load(control[21:21]), .Q(R1));
 Register r2(.D(M5_OUT), .reset(rst_n), .clk(clk), .load(control[20:20]), .Q(R2));
 Register r6(.D(M9 OUT), .reset(rst n), .clk(clk), .load(control[16:16]), .Q(R6));
 MUX3 M1 ( :A(R3), .B(R2), .C(R1), .S(control[12:11]), .Y(M1_OUT) );
 MUX4 M2 ( .A(9'b01000000), .B(R5), .C(R4), .D(R1), .S(control[10:9]), .Y(M2_OUT));
 MUX4 M3 (.A(R6), .B(R3), .C(R2), .D(R5), .S(control[8:7]), .Y(M3 OUT));
 MUX2 M9 (.A(Fmul), .B(Fadd), .S(control[0:0]), .Y(M9 OUT)):
 Mul FU1 ( .A(M1_OUT), .B(data), .Mul(Fmul) );
 Add FU2 ( .A(M2 OUT), .B(M3 OUT), .Add(Fadd) );
 ROM FU3 (.clk(clk), .addr(control[15:13]), .data(data));
 Register r7(R2, rst_n, clk, done, outportY);
 Register r9(R1, rst n, clk, done, outportU);
 Register r8(R3, rst_n, clk, done, outportV);
```

# Verilog of RGB to YUV (6/8)

```
always @(Current State or start)
`timescale 1ns/1ps
                                                      begin
define bits 9
                                                       case (Current State)
                      Controller.v
                                                          `S0:
`define S0 4'b0000
                                                          begin
define S1 4'b0001
                                                            control = 22'b1 1 1 0 0 0 000 00 00 00 0 00 0 0 0;
`define S2 4'b0010
                                                            done = 1'b0:
                                                            if(~start) Next State = `S0;
`define S3 4'b0011
                                                            else Next State = `S1:
define S4 4'b0100
                                                          end
define S5 4'b0101
`define S6 4'b0110
                                                          `S1:
`define S7 4'b0111
                                                           begin
                                                             control = 22'b0 0 0 1 0 0 000 10 00 00 0 00 0 0 0;
`define S8 4'b1000
                                                             done = 1'b0:
`define S9 4'b1001
                                                             Next State = `S2:
`define S10 4'b1010
                                                           end
`define S11 4'b1011
                                                           `S11:
module Controller (start, rst n, clk, done, control);
 input start, rst_n, clk;
                                                           begin
                                                             control = 22'b0 0 1 0 0 0 000 00 01 01 0 00 1 0 0 0;
 output reg done;
                                                             done = 1'b1:
 output reg [21:0] control;
                                                             Next State = `SO;
                                                           end
 reg [3:0] Current State, Next State;
                                                          default:
 always @(posedge clk or negedge rst_n) begin
                                                          begin
  if(!rst n) Current State <= `S0;
                                                             control= 22'b0 0 1 0 0 0 000 00 01 01 0 00 1 0 0 0;
                                                             done = 1'b1:
  else Current State <= Next State;
                                                             Next State = `SO;
end
                                                          end
                                                        endcase
                                                      end
                                                      endmodule
```

### Verilog of RGB to YUV (7/8)

```
`timescale 1ns/1ps
`define bits 9

module RGB2YUV (start, clk, rst_n, inportR, inportG, inportB, done, outportY, outportU, outportV);
input start, clk, rst_n;
input ['bits-1:0] inportR, inportG, inportB;
output done;
output ['bits-1:0] outportY, outportU, outportV;
wire [21:0] control;

Controller Controller( .start(start), .rst_n(rst_n), .clk(clk), .done(done), .control(control) );
Datapath Datapath( .inportR(inportR), .inportG(inportG), .inportB(inportB), .control(control), .clk(clk), .rst_n(rst_n), .outportY(outportY), .outportU(outportU), .outportV(outportV) ,.done(done) );
```

endmodule

## Verilog of RGB to YUV (8/8)

`timescale 1ns/1ns

```
testbench.v
define bits 9
module testbench();
 parameter half clk = 20;
 parameter clk period = 2 * half clk;
 integer imageIN,imageOUTY,imageOUTU,imageOUTV, i, cc, j;
 integer bmp width, bmp hight, data start index, bmp size;
 reg [7:0] bmp_data [0:2000000]:
 reg rst,clk,start;
 wire [8:0] outY,outU,outV;
 wire done:
initial begin
 clk = 1'b0;
 rst = 1'b1:
 #(clk period) rst = ~rst;
 #(clk_period) rst = ~rst;
end
always
 \#(half\ clk)\ clk = \sim clk;
RGB2YUV rgbtuv(start,clk,rst,...,done,outY,outU,outV);
```

```
initial begin
 start= 1'b0:
 imageIN = $fopen("mountain256.bmp","rb");
 imageOUTY = $fopen("mountain256Y.bmp","wb");
 imageOUTU = $fopen("mountain256U.bmp","wb");
 imageOUTV = $fopen("mountain256V.bmp","wb");
 cc = $fread(bmp data,imageIN);
 for(i = 0; i < 54; i = i + 1) begin
  $fwrite(imageOUTY,"%c",bmp_data[j]);
  $fwrite(imageOUTU,"%c",bmp_data[i]);
  $fwrite(imageOUTV,"%c",bmp_data[j]);
 end
#(clk period*2)
 $fclose(imageOUTY);
 $fclose(imageOUTU);
 $fclose(imageOUTV);
 $fclose(imageIN);
 $stop;
end
```

endmodule

### Scheduling of RGB to YUV

#### **Resource constraint:**

| * | + |
|---|---|
| 3 | 3 |



## Lab 1: RTL Design of RGB to YUV (1/3)

$$Y = 0.299 \times R + 0.587 \times G + 0.114 \times B$$
  
 $U = -0.169 \times R - 0.331 \times G + 0.5 \times B + 128$   
 $V = 0.5 \times R - 0.419 \times G - 0.081 \times B + 128$ 

#### Lab 1: RTL Design of RGB to YUV (2/3)

- Implement the RGB to YUV circuit with one multiplier and one adder by using structural (FSM+ Datapath) Verilog code --- Version 1
- Implement the RGB to YUV circuit with three multipliers, three adders, and initiation interval = 3 by using structural (FSM+ Datapath) Verilog code --- Version 2
- Implement the RGB to YUV circuit with Vivado HLS ----Version 3

### Lab 1: RTL Design of RGB to YUV (3/3)

■ Please list and compare the number of DSPs, LUTs, FFs, clock frequency, and execution cycles of Version 1, Version 2, and Version 3

| RGB to<br>YUV | # DSP | # LUT | # FF | Clock Freq. | # Cycle |
|---------------|-------|-------|------|-------------|---------|
| Version 1     |       |       |      |             |         |
| Version 2     |       |       |      |             |         |
| Version 3     |       |       |      |             |         |